Test MP+dmb.sy+pos-ctrl-rfi-[fr-rf]-addr

AArch64 MP+dmb.sy+pos-ctrl-rfi-[fr-rf]-addr
"DMB.SYdWW Rfe PosRR DpCtrldW Rfi FrLeave RfBack DpAddrdR Fre"
Cycle=Rfi FrLeave RfBack DpAddrdR Fre DMB.SYdWW Rfe PosRR DpCtrldW
Relax=
Safe=Rfi Rfe Fre PosRR DMB.SYdWW DpAddrdR DpCtrldW [FrLeave,RfBack]
Prefetch=0:x=F,0:y=W,1:y=F,1:x=T
Com=Rf Fr Rf
Orig=DMB.SYdWW Rfe PosRR DpCtrldW Rfi FrLeave RfBack DpAddrdR Fre
{
0:X1=x; 0:X3=y;
1:X1=y; 1:X4=z; 1:X9=x;
2:X1=z;
}
 P0          | P1                  | P2          ;
 MOV W0,#1   | LDR W0,[X1]         | MOV W0,#2   ;
 STR W0,[X1] | LDR W2,[X1]         | STR W0,[X1] ;
 DMB SY      | CBNZ W2,LC00        |             ;
 MOV W2,#1   | LC00:               |             ;
 STR W2,[X3] | MOV W3,#1           |             ;
             | STR W3,[X4]         |             ;
             | LDR W5,[X4]         |             ;
             | LDR W6,[X4]         |             ;
             | EOR W7,W6,W6        |             ;
             | LDR W8,[X9,W7,SXTW] |             ;
Observed
    z=1; y=1; x=1; 1:X8=1; 1:X6=1; 1:X5=1; 1:X2=0; 1:X0=1;
and z=2; y=1; x=1; 1:X8=1; 1:X6=1; 1:X5=2; 1:X2=0; 1:X0=0;